

# Chapter2

### Instructions: Language of the Computer

臺大電機系 吳安宇教授

Speaker: Edan

2018/04/22 v3

Minor update on slides

# 4

## outline

- 2.1 Introduction
- 2.2 Operations of the computer hardware
- 2.3 Operands of the computer hardware
- 2.4 Signed and Unsigned Numbers
- 2.5 Representing Instructions in the Computer
- 2.6 Logical Operations
- 2.7 Instructions for Making Decisions
- 2.8 Supporting Procedures in Computer Hardware
- 2.9 Communicating with People
- 2.10 MIPS Addressing for 32-bit Immediates and Addresses
- 2.11 Translating and Starting a Program

# 4

### Introduction

- To command a computer's hardware, you must speak its language.
  - The words of a machine's language are called "Instructions".
  - The vocabulary is called an "Instruction set".
  - Machine's languages are simpler and easier, once you learn one, you can pick up others easily.
  - Reason:
    - (1) Hardware and operating principle are similar.
    - (2) Basic operations (add, mul, move) are similar.
  - Purpose of this chapter: to learn "assembly language".

# Levels of Program Code

- High-level language
  - Level of abstraction closer to problem domain
  - Provides for productivity and portability
- Assembly language
  - Textual representation of instructions
- Hardware representation
  - Binary digits (bits)
  - Encoded instructions and data

High-level language program (in C)

Assembly language program (for MIPS) swap(int v[], int k)
{int temp;
 temp = v[k];
 v[k] = v[k+1];
 v[k+1] = temp;
}



muli \$2, \$5,4 add \$2, \$4,\$2 lw \$15, 0(\$2) lw \$16, 4(\$2) sw \$16, 0(\$2) sw \$15, 4(\$2) ir \$31



Binary machine language program (for MIPS) 

# Overview of MIPS RISC CPU (1/2)

#### **MIPS** operands

| Name                            | Example                                                                                | Comments                                                                                                                                                                                      |
|---------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32 registers                    | \$s0-\$s7, \$t0-\$t9, \$zero,<br>\$a0-\$a3, \$v0-\$v1, \$gp, \$fp,<br>\$sp, \$ra, \$at | Fast locations for data. In MIPS, data must be in registers to perform arithmetic, register \$zero always equals 0, and register \$at is reserved by the assembler to handle large constants. |
| 2 <sup>30</sup> memory<br>words | Memory[0], Memory[4], ,<br>Memory[4294967292]                                          | Accessed only by data transfer instructions. MIPS uses byte addresses, so sequential word addresses differ by 4. Memory holds data structures, arrays, and spilled registers.                 |



# Overview of MIPS CPU (2/2)

#### **MIPS** assembly language

| Arithmetic   Arithmetic   Sub   Sal, \$s2, \$s3   \$s1 = \$s2 + \$s3   Three register operands   Sub   Sal, \$s2, \$s3   \$s1 = \$s2 + \$s3   Three register operands   Sub   Sal, \$s2, \$s3   \$s1 = \$s2 + \$s3   Three register operands   Sub   Sal, \$s2, \$s3   \$s1 = \$s2 + \$s3   Three register operands   Sub   Sal, \$s2, \$s3   Sal = \$s2 + \$s3   Three register operands   Sub   Sal, \$s2, \$s3   Sal = \$s2 + \$s3   Three register operands   Sub   Sal, \$s3, \$s3   Sal = \$s2 + \$s3   Three register operands   Sub   Sal, \$s3, \$s3   Sal = \$s2 + \$s3   Three register operands   Sub   Sal, \$s3   Sal = \$s2 + \$s3   Three register operands   Sub   Sal, \$s3   Sal = \$s2 + \$s3   Three register operands   Sub   Sal, \$s3   Sal = \$s2 + \$s3   Three register operands   Sub   Sal, \$s3   Sal = \$s2 + \$s3   Three register operands   Sub   Sal, \$s3   Sal = \$s2 + \$s3   Three register operands   Sub   Sal, \$s3   Sal = \$s2 + \$s3   Three register operands   Sub   Sal, \$s3   Sal = \$s3   Sal = \$s2 + \$s3   Three register operands   Sub   Sal, \$s3   Sal = \$s3   Sa                                                                                                                                                                                                                                                                                                                                                                                                                                  |   | Category    | Instruction         | Example             | Meaning                                 | Comments                              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------|---------------------|---------------------|-----------------------------------------|---------------------------------------|
| add immediate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |             | add                 | add \$s1,\$s2,\$s3  | \$s1 = \$s2 + \$s3                      | Three register operands               |
| load word   liw   \$\$1,20(\$\$2)   Memory(\$\$2+20]   Word from memory to register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1 | Arithmetic  | subtract            | sub \$s1,\$s2,\$s3  | \$s1 = \$s2 - \$s3                      | Three register operands               |
| Store word   Sw   \$\$1,20(\$\$2)   Memory[\$\$2+20] = \$\$1   Word from register to memory     load half   1h   \$\$1,20(\$\$2)   \$\$1 = Memory[\$\$2+20]   Halfword memory to register     load half unsigned   1hu   \$\$1,20(\$\$2)   \$\$1 = Memory[\$\$2+20]   Halfword memory to register     Store half   \$h   \$\$1,20(\$\$2)   \$\$1 = Memory[\$\$2+20]   \$\$1   Halfword register to memory     load byte   1b   \$\$1,20(\$\$2)   \$\$1 = Memory[\$\$2+20]   \$\$1   Halfword register to memory     load byte unsigned   1bu   \$\$1,20(\$\$2)   \$\$1 = Memory[\$\$2+20]   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$ |   | <b>、</b> ノ  | add immediate       | addi \$s1,\$s2,20   | \$s1 = \$s2 + <b>20</b>                 | Used to add constants                 |
| Data   Inad half   Ih                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Ì |             | load word           | lw \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                | Word from memory to register          |
| Data transfer   Data   Store half   Sh   \$\$1,20(\$\$2)   Sh   Ememory(\$\$2+20]   Halfword memory to register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |             | store word          | sw \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                | Word from register to memory          |
| Data transfer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |             | load half           | 1h \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                | Halfword memory to register           |
| Data transfer   Ioad byte   Ib   \$\$1,20(\$\$2)   \$\$1 = Memory[\$\$2 + 20]   Byte from memory to register   Ioad byte unsigned   Ibu   \$\$1,20(\$\$2)   \$\$1 = Memory[\$\$2 + 20]   Byte from memory to register   Store byte   \$\$5   \$\$1,20(\$\$2)   \$\$1 = Memory[\$\$2 + 20]   \$\$1   Byte from register to memory   Ioad linked word   I1   \$\$1,20(\$\$2)   \$\$1 = Memory[\$\$2 + 20]   \$\$1   Byte from register to memory   Store condition, word   \$\$1,20(\$\$2)   \$\$1 = Memory[\$\$2 + 20]   \$\$1   Byte from register to memory   Store condition, word   \$\$1,20(\$\$2)   \$\$1 = Memory[\$\$2 + 20]   \$\$1   Byte from memory to register   \$\$1   \$\$1   \$\$1,20(\$\$2)   \$\$1 = Memory[\$\$2 + 20]   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1   \$\$1                              |   |             | load half unsigned  | lhu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                | , ,                                   |
| Transfer   Inable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   | Data        | store half          | sh \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                | Halfword register to memory           |
| Load byte unsigned   1bu  \$s1,20(\$s2)  \$s1 = Memory[\$s2 + 20]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |   | 1 1         | load byte           | lb \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                | Byte from memory to register          |
| Load linked word   11 \$\$1,20(\$\$2) \$\$1 = Memory[\$\$2+20]   Load word as 1st half of atomic swap                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1 | Talloid     | load byte unsigned  | lbu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                | Byte from memory to register          |
| store condition. word $sc$ $$s1,20($s2)$ Memory( $$s2+20$ )= $$s1;$s1=0$ or $1$ Store word as 2nd half of atomic swap load upper immed. $sc$ $s$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |   |             | store byte          | sb \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                | Byte from register to memory          |
| load upper immed. lui \$\$1,20 \$\$1=20 * 2^{16} Loads constant in upper 16 bits and and \$\$1,\$\$2,\$\$3 \$\$1=\$\$2.\$\$3 Three reg. operands; bit-by-bit AND or or \$\$1,\$\$2,\$\$3 \$\$1=\$\$2.\$\$3 Three reg. operands; bit-by-bit OR nor nor \$\$1,\$\$2,\$\$3 \$\$1=\$\$2]\$\$3 Three reg. operands; bit-by-bit OR nor nor \$\$1,\$\$2,\$\$3 \$\$1=\$\$2]\$\$3 Three reg. operands; bit-by-bit NOR and immediate and \$\$1,\$\$2,\$\$3 \$\$1=\$\$2.\$\$2 0 Bit-by-bit AND reg with constant or immediate or i \$\$1,\$\$2,20 \$\$1=\$\$2.20 Bit-by-bit OR reg with constant or immediate or i \$\$1,\$\$2,20 \$\$1=\$\$2.20 Bit-by-bit OR reg with constant shift right logical shift.\$\$2,10 \$\$1=\$\$2.20 Bit-by-bit OR reg with constant shift right logical shift.\$\$2,10 \$\$1=\$\$2.20 Bit-by-bit OR reg with constant shift right logical shift.\$\$2,20 \$\$1=\$\$2.20 Bit-by-bit OR reg with constant shift right logical shift.\$\$2,20 \$\$1=\$\$2.20 Bit-by-bit OR reg with constant shift right logical shift.\$\$2,20 \$\$1=\$\$2.20 Bit-by-bit OR reg with constant shift right logical shift.\$\$2,20 \$\$1=\$\$2.20 Bit-by-bit OR reg with constant shift right logical shift.\$\$2,20 \$\$1=\$\$2.20 Bit-by-bit OR reg with constant shift right logical shift.\$\$2,20 \$\$1=\$\$2.20 Bit-by-bit OR reg with constant shift right logical shift.\$\$2,20 \$\$1=\$\$2.20 Bit-by-bit OR reg with constant shift right logical shift by constant shift shift by constant shift right logical shift by constant shift shift right logical shift by constant shift shift right logical shift by                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |             | load linked word    | 11 \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                | Load word as 1st half of atomic swap  |
| Logical and and \$s1,\$s2,\$s3 \$s1 = \$s2 & \$s3 Three reg. operands; bit-by-bit AND or or \$s1,\$s2,\$s3 \$s1 = \$s2   \$s3 Three reg. operands; bit-by-bit OR nor nor \$s1,\$s2,\$s3 \$s1 = \$c(\$s2   \$s3) Three reg. operands; bit-by-bit OR nor nor \$s1,\$s2,\$s3 \$s1 = \$c(\$s2   \$s3) Three reg. operands; bit-by-bit NOR and immediate and \$s1,\$s2,20 \$s1 = \$s2 & 20 Bit-by-bit AND reg with constant or immediate or i \$s1,\$s2,20 \$s1 = \$s2   20 Bit-by-bit OR reg with constant shift left logical s11 \$s1,\$s2,10 \$s1 = \$s2 > 10 Shift left by constant shift right logical sr1 \$s1,\$s2,10 \$s1 = \$s2 > 10 Shift right by constant branch on equal beq \$s1,\$s2,25 if (\$s1 = \$s2) go to PC + 4 + 100 Equal test; PC-relative branch PC + 4 + 100 Set on less than set on less than unsigned set less than immediate set less \$s1 = 0 Set less than immediate set less \$s1 = 0 Set less than immediate unsigned set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsigned set less \$s1 = 0 Set less than immediate unsig                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |   |             |                     | sc \$s1,20(\$s2)    | 3.0                                     | Store word as 2nd half of atomic swap |
| Logical or or \$s1,\$s2,\$s3 \$s1 = \$s2   \$s3 Three reg. operands; bit-by-bit OR nor nor \$s1,\$s2,\$s3 \$s1 = \$c(\$s2   \$s3) Three reg. operands; bit-by-bit NOR and immediate and is \$s1,\$s2,20 \$s1 = \$s2 & 20 Bit-by-bit AND reg with constant or immediate or is \$s1,\$s2,20 \$s1 = \$s2 \ 20 Bit-by-bit OR reg with constant shift left logical s11 \$s1,\$s2,10 \$s1 = \$s2 < 10 Shift left by constant shift right logical sr1 \$s1,\$s2,10 \$s1 = \$s2 >> 10 Shift right by constant branch on equal beq \$s1,\$s2,25 if (\$s1 = \$s2) go to PC + 4 + 100 Equal test; PC-relative branch PC + 4 + 100 Set on less than slt \$s1,\$s2,\$s3 if (\$s2 < \$s3) \$s1 = 1; Compare less than unsigned else \$s1 = 0 Set less than immediate set less than immediate set less than immediate unsigned lunconditional jump j 2500 go to PC switch, procedure return jump ly procedure return                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |             | load upper immed.   | lui \$s1,20         |                                         | Loads constant in upper 16 bits       |
| Logical Nor $\$s1,\$s2,\$s3$ $\$s1 = \sim (\$s2   \$s3)$ Three reg. operands; bit-by-bit NOR and immediate and i $\$s1,\$s2,\$s3$ $\$s1 = \sim (\$s2   \$s3)$ Bit-by-bit AND reg with constant or immediate or i $\$s1,\$s2,20$ $\$s1 = \$s2 & 20$ Bit-by-bit OR reg with constant Shift left logical $\$s1$ $\$s1,\$s2,10$ $\$s1 = \$s2 < 10$ Shift left by constant Shift right logical $\$s1$ $\$s1,\$s2,10$ $\$s1 = \$s2 >> 10$ Shift right by constant branch on equal beq $\$s1,\$s2,25$ if $(\$s1 = \$s2)$ go to PC + 4 + 100 PC + 4 + 100  branch on not equal bne $\$s1,\$s2,25$ if $(\$s1 = \$s2)$ go to PC + 4 + 100 Not equal test; PC-relative branch PC + 4 + 100  set on less than $\$s1$ $\$s1,\$s2,\$s3$ if $(\$s2 < \$s3)$ $\$s1 = 1$ ; Compare less than; for beq, bne else $\$s1 = 0$ set less than immediate $\$s1$ $\$s1,\$s2,20$ if $(\$s2 < 20)$ $\$s1 = 1$ ; Compare less than constant immediate $\$s1$ $\$s1,\$s2,20$ if $(\$s2 < 20)$ $\$s1 = 1$ ; Compare less than constant immediate $\$s1$ $\$s1,\$s2,20$ if $(\$s2 < 20)$ $\$s1 = 1$ ; Compare less than constant unsigned $\$s1$ $\$s1,\$s2,20$ if $(\$s2 < 20)$ $\$s1 = 1$ ; Compare less than constant unsigned $\$s1$ $\$s1,\$s2,20$ if $(\$s2 < 20)$ $\$s1 = 1$ ; Compare less than constant unsigned $\$s1$ $\$s1,\$s2,20$ if $(\$s2 < 20)$ $\$s1 = 1$ ; Compare less than constant unsigned $\$s1$ $\$s1,\$s2,20$ if $(\$s2 < 20)$ $\$s1 = 1$ ; Position of target address $\$s1 = 0$ $\$s1$ $\$s1$ $\$s2$ $\$s1$ $\$s2$ $\$s1$ $\$s2$ $\$s1$ $\$s2$ $\$s2$ $\$s2$ $\$s3$ $\$s2$ $\$s3$ $\$s2$ $\$s3$                                                                                                                                                                                                                                                                                                                                                                 |   |             | and                 | and \$s1,\$s2,\$s3  | \$s1 = \$s2 & \$s3                      | Three reg. operands; bit-by-bit AND   |
| Logical and immediate and i \$\$1,\$\$2,20 \$\$1 = \$\$2 & 20 Bit-by-bit AND reg with constant or immediate and i \$\$1,\$\$2,20 \$\$1 = \$\$2   20 Bit-by-bit OR reg with constant shift left logical $$11$$1,$$2,10 $$1 = $$2 < 10 Shift left by constant shift right logical $11$$$1,$$2,10 $$1 = $$2 >> 10 Shift right by constant shift right logical $11$$$1,$$2,10 $$1 = $$2 >> 10 Shift right by constant branch on equal beq $$1,$$2,25 if ($$1 == $$2) go to PC + 4 + 100 PC + 4 + 100 Set on less than a loranch on not equal branch set on less than $11$$$1,$$2,$$2,$$3 if ($$1 = $$2) go to PC + 4 + 100 Set on less than aloranch shranch set on less than a loranch set on less than a loranch set less than immediate $11$$$1,$$2,$$3 if ($$2 < $$3) $$1 = $1; Compare less than and shranch set less than immediate $11$$$1,$$2,$$2 if ($$2 < $$3) $$1 = $1; Compare less than constant else $$1 = $0 Set less than immediate $11$$$1,$$2,$$2 if ($$2 < $$0) $$1 = $1; Compare less than constant else $$1 = $0 Set less than immediate $11$$$1,$$2,$$2 if ($$2 < $20) $$1 = $1; Compare less than constant else $$1 = $0 Set less than immediate unsigned $11$$$1,$$2,$20 if ($$2 < $20) $$1 = $1; Compare less than constant unsigned shranch shr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |             | or                  | or \$s1,\$s2,\$s3   | \$s1 = \$s2   \$s3                      | Three reg. operands; bit-by-bit OR    |
| or immediate or i \$\$1,\$\$2,20 \$\$1 = \$\$2   20 Bit-by-bit OR reg with constant shift left logical $$11 $$1,$$2,10 $$1 = $$2 << 10 Shift left by constant shift right logical $11 $$1,$$2,10 $$1 = $$2 >> 10 Shift right by constant branch on equal beq $$1,$$2,25 if ($$1 = $$2) go to PC + 4 + 100 Branch on not equal bne $$1,$$2,25 if ($$1! = $$2) go to PC + 4 + 100 Branch on not equal bne $$1,$$2,25 if ($$1! = $$2) go to PC + 4 + 100 Branch on not equal bne $$1,$$2,25 if ($$1! = $$2) go to PC + 4 + 100 Branch on not equal bne $$1,$$2,$$3 if ($$2 < $$3) $$1 = 1; Compare less than; for beq, bne else $$1 = 0 Branch on less than unsigned set less than immediate set less than immediate set less than immediate unsigned set less than immediate unsigned set less $$1 = 0 Branch on less than immediate unsigned set less $$1 = 0 Branch on less than immediate unsigned set less $$1 = 0 Branch on less than immediate unsigned set less $$1 = 0 Branch on less than immediate unsigned set less $$1 = 0 Branch on less than immediate unsigned set less $$1 = 0 Branch on less than immediate unsigned set less $$1 = 0 Branch on less than immediate unsigned set less $$1 = 0 Branch on less than immediate unsigned set less $$1 = 0 Branch on less than immediate unsigned set less $$1 = 0 Branch on less than immediate unsigned set less $$1 = 0 Branch on less than immediate unsigned set less $$1 = 0 Branch on less than immediate unsigned set less $$1 = 0 Branch on less than immediate unsigned set less $$1 = 0 Branch on less than immediate unsigned set less $$1 = 0 Branch on less than immediate unsigned set less $$1 = 0 Branch on less than immediate unsigned set less than immediate set less than immediate unsigned set less than immediate s$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |             | nor                 | nor \$s1,\$s2,\$s3  | \$s1 = ~ (\$s2   \$s3)                  | Three reg. operands; bit-by-bit NOR   |
| shift left logical $s11$ $$s1,$s2,$10$ $$s1 = $s2 << 10$ Shift left by constant shift right logical $sr1$ $$s1,$s2,10$ $$s1 = $s2 >> 10$ Shift right by constant branch on equal $s1,$s2,$s2,$s3$ if $($s1 == $s2)$ go to $s1,$s2,$s3$ branch on not equal $s1,$s2,$s3$ branch on not equal $s1,$s2,$s3$ branch on less than $s1t$ $s1,$s2,$s3$ if $($s2 < $s3)$ $s1 = 1;$ Compare less than immediate $s1t$ $s1,$s2,$s3$ if $($s2 < $s3)$ $s1 = 1;$ Compare less than unsigned $s1t$ $s1,$s2,$s3$ if $($s2 < $s3)$ $s1 = 1;$ Compare less than unsigned $s1t$ $s1,$s2,$s3$ if $($s2 < $s3)$ $s1 = 1;$ Compare less than unsigned $s1t$ $s1,$s2,$s2,$s3$ if $($s2 < $s3)$ $s1 = 1;$ Compare less than unsigned $s1t$ $s1,$s2,$s2,$s3$ if $($s2 < $s3)$ $s1 = 1;$ Compare less than constant else $s1t$ $s1,$s2,$s2,$s3$ if $($s2 < $s3)$ $s1 = 1;$ Compare less than constant else $s1t$ $s1,$s2,$s2,$s3$ if $($s2 < $s3)$ $s1 = 1;$ Compare less than constant else $s1t$ $s1,$s2,$s2,$s3$ if $($s2 < $s3)$ $s1 = 1;$ Compare less than constant else $s1t$ $s1,$s2,$s2,$s3$ if $($s2 < $s3)$ $s1 = 1;$ Compare less than constant else $s1t$ $s1,$s2,$s2,$s3$ if $($s2 < $s3)$ $s1 = 1;$ Compare less than constant else $s1t$ $s1,$s2,$s2,$s3$ if $($s2 < $s3)$ $s1 = 1;$ Compare less than constant else $s1t$ $s1,$s2,$s2,$s3$ if $($s2 < $s3)$ $s1 = 1;$ Compare less than constant else $s1t$ $s1,$s2,$s2,$s3$ if $($s2 < $s3)$ $s1 = 1;$ Compare less than constant else $s1t$ $s1,$s2,$s2,$s3$ if $($s2 < $s3)$ $s1 = 1;$ Compare less than constant else $s1t$ $s1,$s2,$s2,$s3$ if $($s2 < $s3)$ $s1 = 1;$ Compare less than constant else $s1t$ $s1,$s2,$s2,$s3$ if $($s2 < $s3)$ $s1 = 1;$ Compare less than constant else $s1t$ $s1,$s2,$s2,$s3$ if $($s2 < $s3)$ $s1 = 1;$ Compare less than constant else $s1t$ $s1,$s2,$s2,$s3$ if $($s2 < $s3,$s3 = 1;$ Compare less than constant else $s1t$ $s1,$s2,$s3 = 1;$ Compare less than constant else $s1t$ $s1,$s2,$s3 = 1;$ Compare less than constant else $s1t$ $s1,$s2,$s3 = 1;$ Compare less than constant else $s1t$ $s1,$s2,$s3 = 1;$ Compare less than co                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   | Logical     | and immediate       | andi \$s1,\$s2,20   | \$s1 = \$s2 & 20                        | Bit-by-bit AND reg with constant      |
| shift right logical $sr1$ \$s1,\$s2,10 \$s1 = \$s2 >> 10 Shift right by constant  branch on equal beq \$s1,\$s2,25 if (\$s1 == \$s2) go to PC + 4 + 100  branch on not equal bne \$s1,\$s2,25 if (\$s1!= \$s2) go to PC + 4 + 100  set on less than $s1t$ \$s1,\$s2,\$s3 if (\$s2 < \$s3) \$s1 = 1; Compare less than immediate unsigned set less than immediate unsigned $s1t$ \$s1,\$s2,\$s3 if (\$s2 < \$s3) \$s1 = 1; Compare less than constant else \$s1 = 0  set less than $s1t$ \$s1,\$s2,20 if (\$s2 < 20) \$s1 = 1; Compare less than constant else \$s1 = 0  Unconditional jump j 2500 go to 10000 Jump to target address jump register jr \$ra go to \$ra For switch, procedure return                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1 | ノノ          |                     | ori \$s1,\$s2,20    | \$s1 = \$s2   <b>20</b>                 | , ,                                   |
| branch on equal beq \$\$1,\$\$2,25 if (\$\$1 == \$\$2) go to PC + 4 + 100 Not equal test; PC-relative branch PC + 4 + 100 Not equal test; PC-relative PC + 4 + 100 Set on less than Slt \$\$1,\$\$2,\$\$5 if (\$\$1!= \$\$2) go to PC + 4 + 100 Set on less than Slt \$\$1,\$\$2,\$\$3 if (\$\$2 < \$\$3) \$\$51 = 1; Compare less than; for beq, bne else \$\$1 = 0 Set on less than unsigned Set less than immediate Sltu \$\$1,\$\$2,\$\$3 if (\$\$2 < \$\$3) \$\$51 = 1; Compare less than unsigned else \$\$1 = 0 Set less than immediate Sltu \$\$1,\$\$2,20 if (\$\$2 < \$\$0) \$\$51 = 1; Compare less than constant else \$\$1 = 0 Set less than immediate Sltu \$\$1,\$\$2,20 if (\$\$2 < 20) \$\$1 = 1; Compare less than constant else \$\$1 = 0 Set less than immediate unsigned Sltu \$\$1,\$\$2,20 if (\$\$2 < 20) \$\$1 = 1; Sltu \$\$1,\$\$2,20 if (\$\$2 < 20) \$\$1 = 1; Sltu \$\$1,\$\$2,20 if (\$\$2 < 20) \$\$1 = 1; Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 10000 Jump to target address immediate Sltu \$\$2,\$\$2 of 1000                                                                                                                                                                                                                                                                                                                                                                                          |   |             | shift left logical  | sll \$s1,\$s2,10    | \$s1 = \$s2 << <b>10</b>                | Shift left by constant                |
| branch on not equal bne $\$s1,\$s2,25$ if $(\$s1!=\$s2)$ go to PC + 4 + 100  set on less than $\$s1t$ $\$s1,\$s2,\$s3$ if $(\$s2 < \$s3)$ $\$s1 = 1$ ; Compare less than; for beq, bne else $\$s1 = 0$ set on less than $\$s1t$ $\$s1,\$s2,\$s3$ if $(\$s2 < \$s3)$ $\$s1 = 1$ ; Compare less than unsigned $\$st$ less than unsigned $\$st$ if $(\$s2 < \$s3)$ $\$s1 = 1$ ; Compare less than unsigned $\$st$ less $\$s1 = 0$ $\$st$ less than immediate $\$s1t$ $\$s1,\$s2,20$ if $(\$s2 < 20)$ $\$s1 = 1$ ; Compare less than constant else $\$s1 = 0$ set less than immediate unsigned $\$s1t$ if $(\$s2 < 20)$ $\$s1 = 1$ ; Compare less than constant else $\$s1 = 0$ Jump jump j 2500 go to 10000 Jump to target address jump jump register jr $\$ra$ go to $\$ra$ For switch, procedure return                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |             | shift right logical | srl \$s1,\$s2,10    | \$s1 = \$s2 >> <b>10</b>                | Shift right by constant               |
| Conditional branch set on less than slt \$\$1,\$\$2,\$\$3 if (\$\$2 < \$\$3) \$\$51 = 1; Compare less than; for beq, bne else \$\$1 = 0  set on less than unsigned set less than unsigned set less than immediate set less than immediate set less than immediate unsigned set less \$\$1 = 0\$  Unconditional jump j 2500 go to 10000 Jump to target address jump jump register jr \$\$ra\$ go to \$\$ra\$ For switch, procedure return                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |   |             | branch on equal     | beq \$s1,\$s2,25    | , , ,                                   | Equal test; PC-relative branch        |
| Conditional branch  Set on less than unsigned  Set less than unsigned  Set less than immediate  Set less than immediate unsigned  Set less than immediate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |   |             | branch on not equal | bne \$s1,\$s2,25    | , , ,                                   | Not equal test; PC-relative           |
| branch set on less than unsigned $strutupu to strutupu to strutup$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |   | Conditional | set on less than    | slt \$s1,\$s2,\$s3  | , , , , , , , , , , , , , , , , , , , , | Compare less than; for beq, bne       |
| $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   | 1 1         |                     | sltu \$s1,\$s2,\$s3 | , , ,                                   | Compare less than unsigned            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   |             |                     | slti \$s1,\$s2,20   | , , , , , , , , , , , , , , , , , , , , | Compare less than constant            |
| Unconditional jump register jr \$ra go to \$ra For switch, procedure return                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |   |             |                     | sltiu \$s1,\$s2,20  |                                         |                                       |
| jump register jr \$ra go to \$ra For switch, procedure return                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Ì | Unaqualitia | jump                | j 2500              | go to 10000                             | Jump to target address                |
| jump and link jal 2500 \$ra = PC + 4; go to 10000 For procedure call                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ( | )           | jump register       | jr \$ra             | go to \$ra                              | For switch, procedure return          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |   | Jump        | jump and link       | jal 2500            | \$ra = PC + 4; go to 10000              | For procedure call                    |

# 4

## Outline

- 2.1 Introduction
- 2.2 Operations of the computer hardware
- 2.3 Operands of the computer hardware
- 2.4 Signed and Unsigned Numbers
- 2.5 Representing Instructions in the Computer
- 2.6 Logical Operations
- 2.7 Instructions for Making Decisions
- 2.8 Supporting Procedures in Computer Hardware
- 2.9 Communicating with People
- 2.10 MIPS Addressing for 32-bit Immediates and Addresses
- 2.11 Translating and Starting a Program

### Operations of the computer hardware

- All instructions have 3 operands
- Operand order is fixed (destination first)
  - Example:

In C language: a = b + c

In MIPS: add a, b, c

(we'll talk about registers in a bit)

 The natural number of operands for an operation like addition is three...requiring every instruction to have exactly three operands, no more and no less, conforms to the philosophy of

keeping the hardware as simple as possible!



### Operations of the computer hardware

Example1: add 4 numbers (b, c, d, e)

```
add a, b, c # a=b+c
add a, a, d # a=a+d (a=b+c+d)
add a, a, e # a=a+e (a=b+c+d+e)
```

- -- It takes three instructions
- -- # stands for comment ( for human reader )
- --Imply "simplicity favors regularity "(Principle 1) (Use three-operand instruction can handle all kinds of addition)
- -- Some CISC computers can add 3 numbers in one instruction

## Operations of the computer hardware

#### Syntax

| Category   | instruction | example   | meaning   | comments                 |
|------------|-------------|-----------|-----------|--------------------------|
| Arithmetic | add         | add a,b,c | a = b + c | Always 3 <b>operands</b> |
| Anumeuc    | subtract    | sub a,b,c | a = b - c | Aiways 3 <b>operands</b> |

- Writing assembly programs (Example1):
  - In C program: a = b + c;

$$d = a - e;$$

There are 5 variables (a,b,c,d,e).

In assembly language: (produced by C compiler)



## Example 2

In C program:

```
f = (g + h) - (i + j);
```

In assembly language:

```
add t0, g, h # temp variable t0 contains g+h add t1, i, j # temp variable t1 contains i+j sub f, t0, t1 # f=(g+h)-(i+j)
```

-- Note that compiler "created" to and t1 to express the program in the restricted three-operands-perinstruction notation.

# -

## Outline

- 2.1 Introduction
- 2.2 Operations of the computer hardware
- 2.3 Operands of the computer hardware
- 2.4 Signed and Unsigned Numbers
- 2.5 Representing Instructions in the Computer
- 2.6 Logical Operations
- 2.7 Instructions for Making Decisions
- 2.8 Supporting Procedures in Computer Hardware
- 2.9 Communicating with People
- 2.10 MIPS Addressing for 32-bit Immediates and Addresses
- 2.11 Translating and Starting a Program

# 4

# Registers

- Main (and the only) Storage within CPU.
- The size of a register in the MIPS architecture is 32-bit.
- "word" = 32 bits in MIPS.
- MIPS has 32 registers, using the notation \$0, \$1,
   \$31 to represent them.
- Smaller is faster (design principle 2)





# MIPS Register Convention

```
zero constant 0
       reserved for assembler
2
    v0
        expression evaluation &
        function results
    a0
        arguments
5
    a1
    a2
    a3
        temporary: caller saves
8
        (callee can clobber)
15 t7
```

```
callee saves
. . . (caller can clobber)
23 s7
24 t8
        temporary (cont'd)
25
    t9
26 k0 reserved for OS kernel
27 k1
    gp Pointer to global area
        Stack pointer
   fp frame pointer
31
        Return Address (HW)
   га
```

### Compiler → Assembly Language

- For now on, we use \$\$0, \$\$1, .....for registers that correspond to variables in C and Java programs
- Use \$t0, \$t1, .....for temporary registers needed to compile the program into MIPS instructions.
- Example: f = (g + h) (i + j)
  - Assignment: (by compiler)

$$f = \$s0$$
,  $g = \$s1$ ,  $h = \$s2$ ,  $i = \$s3$ ,  $j = \$s4$ 

■ Compiler → assembly language

add \$t0, \$s1, \$s2 # 
$$t0 = g+h$$
  
add \$t1, \$s3 \$s4 #  $t1 = i+j$   
sub \$s0, \$t0, \$t1 #  $f = (g+h)-(i+j)$ 

### Data transfer instructions

- CPU can store only a small amount of data in registers (\$0, \$1, ....., \$31).
- Arithmetic operations occur "ONLY" on registers in MIPS.
- MIPS needs instructions that <u>transfer data</u> between <u>memory</u> and <u>registers</u>.
- To access a word in memory, the instruction must supply the memory "address".



## LW: Load Word from Memory

#### Load

- The data transfer instruction that moves data from memory to a register.
- MIPS instruction: |w = |oad word
- Example:

Assume that A is an array of 100 words (int A[100] in C), g=\$s1, h=\$s2, and the starting address (base address) of the array = \$s3.

$$g = h + A[8];$$

The address of the array element is the **sum** of the **base of the Array A (stored in \$s3)** plus the number to select element 8.

```
lw $t0, 8($s3) # $t0 \leftarrow A[8] = MEM[A+8] add $s1, $s2, $t0 # g = h + A[8]
```

- The constant in a data transfer instruction is called the offset.
- The register added to from the address is called the <u>base register</u>.

# 4

## Address format in MIPS

- •1 word (32bits) = **4 bytes**
- Memory unit is usuallyByte (8 bits)"



**FIGURE 2.2 Memory addresses and contents of memory at those locations.** If these elements were words, these addresses would be incorrect, since MIPS actually uses byte addressing, with each word representing four bytes. Figure 2.3 shows the memory addressing for sequential word addresses.



**FIGURE 2.3** Actual MIPS memory addresses and contents of memory for those words. The changed addresses are highlighted to contrast with Figure 2.2. Since MIPS addresses each byte, word addresses are multiples of 4: there are 4 bytes in a word.



## SW: Store Word to Memory

#### Store

- The data transfer instruction that moves data from a <u>register</u> to <u>memory</u>.
- MIPS instruction: sw = store word
- Example:

Assume that h=\$s2, and the Base address of **Array A= \$s3** 

```
A[12] = h + A[8]; \rightarrow C Program
```

#### Compiler → Assembly language

```
lw $t0, 32($s3) # temp $t0 = A[8]
add $t0, $s2, $t0 # temp $t0 = h + A[8]
sw $t0, 48($s3) # A[12] = h + A[8]
```

# Operands with Constant

- Assume that AddrConstant4 is the memory address of the constant 4.
- MEM[AddrConstant4 + \$1] Constant 4
- lw \$5, AddrConstant4 (\$1) # \$5 = constant 4



# 4

## Operands with Constant

- Constant as Operand (Immediate Addressing mode)
  - addi = add immediate # add an immediate constant

Assume that AddrConstant4 is the memory address of the constant 4.

# -

## Outline

- 2.1 Introduction
- 2.2 Operations of the computer hardware
- 2.3 Operands of the computer hardware
- 2.4 Signed and Unsigned Numbers
- 2.5 Representing Instructions in the Computer
- 2.6 Logical Operations
- 2.7 Instructions for Making Decisions
- 2.8 Supporting Procedures in Computer Hardware
- 2.9 Communicating with People
- 2.10 MIPS Addressing for 32-bit Immediates and Addresses
- 2.11 Translating and Starting a Program

# Positive numbers (addr & data)

- $1011_2 = 1 \times 2^3 + 0 \times 2^2 + 1 \times 2^1 + 1 \times 2^0$   $= 8 + 2 + 1 = 11_{10}$
- In MIPS word ( = 32 bits)

| 0000 | 0000 |  | 0000 | 1011 |
|------|------|--|------|------|
|------|------|--|------|------|

- Bit\_31= Leftmost bit = Most significant bit (MSB)
- Bit\_0 = Rightmost bit = Least significant bit (LSB)

We can represent positive integers (without negative number):

```
0 = 0000.....0000<sub>2</sub>
1 = 0000.....0001<sub>2</sub>
2 = 0000.....0010<sub>2</sub>
\vdots
2<sup>32</sup>-1 = 4,294,967,295<sub>10</sub> = 1111.....1111<sub>2</sub>
```



# 2's Complement Representation (data only)

#### MSB=sign bit

- 0: Positive number or zero
- 1: Negative number
- Formula

Value in Base-10

$$=$$
 **-2**<sup>31</sup>**xbit31** + 2<sup>30</sup> xbit30+2<sup>29</sup>xbit29+.....+2<sup>0</sup>xbit0

Example

**1**111 1111 ..... 1111 1100<sub>2</sub>

$$= -2^{31} + 2^{30} + 2^{29} + \dots + 2^2 = -4_{10}$$

• Flip and plus one (negation)  $0000\ 0000\ ......\ 0000\ 0011\ +1 = 4_{10}$ 



# Shortcut of Negation

- Negate 2<sub>10</sub>, and then check the result by negating -2<sub>10</sub>
- 2<sub>10</sub>=0000 0000 0000 0000 0000 0000 0010<sub>2</sub>







# Sign Extension

- Convert 16-bit binary version of 2<sub>10</sub> and -2<sub>10</sub> to 32-bit binary numbers.
- 0000 0000 0000 0010<sub>2</sub>=2<sub>10</sub>

Make 16 copies of the value in MSB. Then, make 2's complement

1111 1111 1111 1101<sub>2</sub>

$$\frac{+}{=} \frac{1_{2}}{1111 1111 1111 1110_{2}}$$
= -2<sub>10</sub>
Make 16 copies of the value in MSB (the sign bit)

 $\rightarrow$  1111 1111 1111 1111 1111 1111 1110 = -2<sub>10</sub>

# Sign Extension

• Ib (load byte from memory to 32-bit register) Need Sign extension: fill with x's (x=0 or 1)

| XXXX | xxxx | xxxx | xxxx | xxxx | XXXX                                   | <b>X</b>       |  |
|------|------|------|------|------|----------------------------------------|----------------|--|
|      |      |      |      |      | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | <b>A</b> • • • |  |

• **Ibu (load byte <u>unsigned</u>** from memory to register)

fill with 0's

| 0000 | 0000 | 0000 | 0000 | 0000 | 0000 |  |  |
|------|------|------|------|------|------|--|--|
|------|------|------|------|------|------|--|--|

Ih (load half word)

| xxxx | xxxx | xxxx | xxxx | х |  |  |  |
|------|------|------|------|---|--|--|--|
|------|------|------|------|---|--|--|--|

Ihu (load half word <u>unsigned</u>)

| 0000 0000 0000 0000 . |  |  |  |
|-----------------------|--|--|--|
|-----------------------|--|--|--|

# Summary

#### **MIPS** assembly language

| Category         | Instruction           | Example            | Meaning                          | Comments                              |
|------------------|-----------------------|--------------------|----------------------------------|---------------------------------------|
|                  | add                   | add \$s1,\$s2,\$s3 | \$s1 = \$s2 + \$s3               | Three register operands               |
| Arithmetic       | subtract              | sub \$s1,\$s2,\$s3 | \$s1 = \$s2 - \$s3               | Three register operands               |
|                  | add immediate         | addi \$s1,\$s2,20  | \$s1 = \$s2 + <b>20</b>          | Used to add constants                 |
|                  | load word             | lw \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]         | Word from memory to register          |
|                  | store word            | sw \$s1,20(\$s2)   | Memory[\$s2 + 20] = \$s1         | Word from register to memory          |
|                  | load half             | 1h \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]         | Halfword memory to register           |
|                  | load half unsigned    | 1hu \$s1,20(\$s2)  | \$s1 = Memory[\$s2 + 20]         | Halfword memory to register           |
| Data             | store half            | sh \$s1,20(\$s2)   | Memory[\$s2 + 20] = \$s1         | Halfword register to memory           |
| Data<br>transfer | load byte             | 1b \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]         | Byte from memory to register          |
| uansici          | load byte unsigned    | 1bu \$s1,20(\$s2)  | \$s1 = Memory[\$s2 + 20]         | Byte from memory to register          |
|                  | store byte            | sb \$s1,20(\$s2)   | Memory[\$s2 + 20] = \$s1         | Byte from register to memory          |
|                  | load linked word      | 11 \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]         | Load word as 1st half of atomic swap  |
|                  | store condition. word | sc \$s1,20(\$s2)   | Memory[\$s2+20]=\$s1;\$s1=0 or 1 | Store word as 2nd half of atomic swap |
|                  | load upper immed.     | lui \$s1,20        | \$s1 = 20 * 2 <sup>16</sup>      | Loads constant in upper 16 bits       |
|                  | and                   | #-1 #-0 #-0        | #-1 #-0 <b>0</b> #-0             | Three red energy de hit bu hit AND    |

#### MIPS assembly language

|                  |                                  |                     | assembly language                           |                                     |
|------------------|----------------------------------|---------------------|---------------------------------------------|-------------------------------------|
| Category         | Instruction                      | Example             | Meaning                                     | Comments                            |
|                  | add                              | add \$s1,\$s2,\$s3  | \$s1 = \$s2 + \$s3                          | Three register operands             |
| Arithmetic       | subtract                         | sub \$s1,\$s2,\$s3  | \$s1 = \$s2 - \$s3                          | Three register operands             |
|                  | add immediate                    | addi \$s1,\$s2,20   | \$s1 = \$s2 + <b>20</b>                     | Used to add constants               |
|                  | load word                        | lw \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Word from memory to register        |
|                  | store word                       | sw \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Word from register to memory        |
|                  | load half                        | lh \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register         |
|                  | load half unsigned               | lhu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register         |
|                  | store half                       | sh \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Halfword register to memory         |
| Data<br>transfer | load byte                        | lb \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register        |
| transier         | load byte unsigned               | 1bu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register        |
|                  | store byte                       | sb \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Byte from register to memory        |
|                  | load linked word                 | 11 \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Load word as 1st half of atomic swa |
|                  | store condition. word            | sc \$s1,20(\$s2)    | Memory[\$s2+20]=\$s1;\$s1=0 or 1            | Store word as 2nd half of atomic sw |
|                  | load upper immed.                | lui \$s1,20         | \$s1 = 20 * 2 <sup>16</sup>                 | Loads constant in upper 16 bits     |
|                  | and                              | and \$s1,\$s2,\$s3  | \$s1 = \$s2 <b>&amp;</b> \$s3               | Three reg. operands; bit-by-bit ANI |
|                  | or                               | or \$s1,\$s2,\$s3   | \$s1 = \$s2   \$s3                          | Three reg. operands; bit-by-bit OR  |
|                  | nor                              | nor \$s1,\$s2,\$s3  | \$s1 = ~ (\$s2   \$s3)                      | Three reg. operands; bit-by-bit NO  |
| Logical          | and immediate                    | andi \$s1,\$s2,20   | \$s1 = \$s2 & 20                            | Bit-by-bit AND reg with constant    |
|                  | or immediate                     | ori \$s1,\$s2,20    | \$s1 = \$s2   <b>20</b>                     | Bit-by-bit OR reg with constant     |
|                  | shift left logical               | sll \$s1,\$s2,10    | \$s1 = \$s2 << <b>10</b>                    | Shift left by constant              |
|                  | shift right logical              | srl \$s1,\$s2,10    | \$s1 = \$s2 >> <b>10</b>                    | Shift right by constant             |
|                  | branch on equal                  | beq \$s1,\$s2,25    | if (\$s1 == \$s2) go to<br>PC + 4 + 100     | Equal test; PC-relative branch      |
|                  | branch on not equal              | bne \$s1,\$s2,25    | if (\$s1!= \$s2) go to<br>PC + 4 + 100      | Not equal test; PC-relative         |
| Conditional      | set on less than                 | slt \$s1,\$s2,\$s3  | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than; for beq, bn      |
| branch           | set on less than unsigned        | sltu \$s1,\$s2,\$s3 | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than unsigned          |
|                  | set less than immediate          | slti \$s1,\$s2,20   | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant          |
|                  | set less than immediate unsigned | sltiu \$s1,\$s2,20  | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant unsigned |
| Linean distant   | jump                             | j 2500              | go to 10000                                 | Jump to target address              |
| Unconditional    | jump register                    | jr \$ra             | go to \$ra                                  | For switch, procedure return        |
| jump             | jump and link                    | jal 2500            | \$ra = PC + 4; go to 10000                  | For procedure call                  |

# -

## Outline

- 2.1 Introduction
- 2.2 Operations of the computer hardware
- 2.3 Operands of the computer hardware
- 2.4 Signed and Unsigned Numbers
- 2.5 Representing Instructions in the Computer
- 2.6 Logical Operations
- 2.7 Instructions for Making Decisions
- 2.8 Supporting Procedures in Computer Hardware
- 2.9 Communicating with People
- 2.10 MIPS Addressing for 32-bit Immediates and Addresses
- 2.11 Translating and Starting a Program



## Review of Number Systems (I)

#### The hexadecimal-to-binary conversion table

| Hexadecimal      | Binary              | Hexadecimal      | Binary              | Hexadecimal      | Binary              | Hexadecimal      | Binary              |
|------------------|---------------------|------------------|---------------------|------------------|---------------------|------------------|---------------------|
| O <sub>hex</sub> | 0000 <sub>two</sub> | 4 <sub>hex</sub> | 0100 <sub>two</sub> | 8 <sub>hex</sub> | 1000 <sub>two</sub> | c <sub>hex</sub> | 1100 <sub>two</sub> |
| 1 <sub>hex</sub> | 0001 <sub>two</sub> | 5 <sub>hex</sub> | 0101 <sub>two</sub> | 9 <sub>hex</sub> | 1001 <sub>two</sub> | d <sub>hex</sub> | 1101 <sub>two</sub> |
| 2 <sub>hex</sub> | 0010 <sub>two</sub> | 6 <sub>hex</sub> | 0110 <sub>two</sub> | a <sub>hex</sub> | 1010 <sub>two</sub> | e <sub>hex</sub> | 1110 <sub>two</sub> |
| 3 <sub>hex</sub> | 0011 <sub>two</sub> | 7 <sub>hex</sub> | 0111 <sub>two</sub> | b <sub>hex</sub> | 1011 <sub>two</sub> | f <sub>hex</sub> | 1111 <sub>two</sub> |

**FIGURE 2.4** The hexadecimal-binary conversion table. Just replace one hexadecimal digit by the corresponding four binary digits, and vice versa. If the length of the binary number is not a multiple of 4, go from right to left.

### Review of Number System (II)

#### Example1:

$$123_{10} = 1111011_2$$
 (base 10) (base 2)

#### Example 2:

eca8 
$$6420_{16}$$
 = 1110 1100 1010 1000 0110 0100 0010 0000<sub>2</sub> (base 16) (base 2)



# "Stored-program" Concept

- Instructions are represented as (32-bit) numbers!!
- Programs can be stored in memory to be read or written just like numbers.
- Most important concept in computer history (von Neumann architecture)





### Review of MIPS register conventions

```
zero constant 0
       reserved for assembler
2
    v0
       expression evaluation &
        function results
    a0
       arguments
5
    a1
    a2
    a3
8
        temporary: caller saves
    t0
        (callee can clobber)
15 t7
```

```
callee saves
16 s0
. . . (caller can clobber)
23 s7
24 t8
        temporary (cont'd)
25
   t9
26 k0 reserved for OS kernel
27 k1
   gp Pointer to global area
       Stack pointer
30 fp frame pointer
31
       Return Address (HW)
   га
```



### Representing Instructions in Binary Number

MIPS instruction Example: add \$t0, \$s1, \$s2

|--|

- The first and last fields (containing 0 and 32 in this case) in combination → addition operation
- The 2nd field (17 = \$s1) → the number of the register that is the first source operand of the addition operation.
- The 3rd field (18 = \$s2) → the number of the register that is the second source operand of the addition operation.
- The 4th field  $(8 = \$t0) \rightarrow$  the number of the register that is to receive the sum.
- Binary numbers (for machine to use) → Machine language (32 bits)





## Instruction format in MIPS (R-type)

R- type (register related)

| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |
|--------|--------|--------|--------|--------|--------|
| ор     | rs     | rt     | rd     | shamt  | funct  |

### meaning:

op : operation of the instruction

rs : the first register source operand

rt : the second register source operand

rd : the register <u>destination operand</u>

Shamt : shift amount

funct
 i <u>function</u>; this field selects the variant of the operation in the op field (e.g., add, sub)



## Representing Instructions in the Computer

Example: lw \$t0, 32(\$s3)

| <u>op</u> | rs | rt | constant / address |
|-----------|----|----|--------------------|
| 35        | 19 | 8  | 32                 |

- 19 (for \$s3) is placed in the rs field.
- 8 (for \$t0) is placed in the rt field.
- 32 (offset) is placed in the constant/address field.
- Note: In a load word instruction, rt field specifies the destination register, which receives the result of the load.



## Representing Instructions in the Computer

Example: addi \$t0, \$s3, 100

| <u>op</u> | rs | rt | constant / address |
|-----------|----|----|--------------------|
| 8         | 19 | 8  | 100                |

- 19 (for \$s3) is placed in the rs field.
- 8 (for \$t0) is placed in the rt field.
- 100 (constant) is placed in the constant/address field.
- Note: In a load word instruction, rt field specifies the destination register, which receives the result of the load.



# Instruction format in MIPS (I-type)

I- type (data transfer, or immediate mode)

| 6 bits | 5 bits | 5 bits | 16 bits          |
|--------|--------|--------|------------------|
| ор     | rs     | rt     | constant/address |

Meaning:

op: operation of the instruction

rs: the source register (usually the **base register**)

rt: the register to receive the result of the operation

address: the **offset** from the base register

### Constant/address (16-bit):

- The 16-bit address means a Load Word instruction can load any word within a region of  $\pm 2^{15}$  or 32768 **bytes** ( $\pm 2^{13}$  or 8192 **words**) of the address in the base register **rs** 
  - Similarly, the immediate is limited to constants  $<= \pm 2^{15}$



Two major classes of instruction format in MIPS

(1) R- type (register related): add, sub

(2) I - type (data transfer): lw, sw

| Instruction     | Format | ор                | rs  | rt  | rd   | shamt | funct             | address  |
|-----------------|--------|-------------------|-----|-----|------|-------|-------------------|----------|
| add             | R      | 0                 | reg | reg | reg  | 0     | 32 <sub>ten</sub> | n.a.     |
| sub (subtract)  | R      | 0                 | reg | reg | reg  | 0     | 34 <sub>ten</sub> | n.a.     |
| add immediate   | I      | 8 <sub>ten</sub>  | reg | reg | n.a. | n.a.  | n.a.              | constant |
| ไพ (load word)  | ı      | 35 <sub>ten</sub> | reg | reg | n.a. | n.a.  | n.a.              | address  |
| SW (store word) | I      | 43 <sub>ten</sub> | reg | reg | n.a. | n.a.  | n.a.              | address  |

- Design issue : keep format similar
- Use first field (op) to distinguish lower 16 bits
  - R-type: three fields (rd, shamt, function)
  - I-type: single field for 16-bit address/immediate data

## Representing Instructions in the Computer

## Example:

Assume h=\$s2 and \$t1 has the base of the array A.

$$A[300] = h + A[300];$$

Compiler → assembly language

```
lw $t0, 1200($t1) # temp $t0 = A[300]
add $t0, $s2, $t0 # temp $t0 = h + A[300]
sw $t0, 1200($t1) # A[300] = h + A[300]
```

■ Assembler → machine language (in decimal number)

| ор | rs | rt | (rd) | (shamt) | address/<br>(Function) |  |  |
|----|----|----|------|---------|------------------------|--|--|
| 35 | 9  | 8  | 1200 |         |                        |  |  |
| 0  | 18 | 8  | 8    | 0       | 32                     |  |  |
| 43 | 9  | 8  | 1200 |         |                        |  |  |



# Representing Instructions in the Computer

- The base register 9 (\$t1) is specified in the second field (rs).
- The destination register 8 (\$t0) is specified in the third field (rt).
- The offset to select A[300] (1200 = 300 \* 4) is found in the final field (constant/address).
- Final look in MIPS machine language (32-bit width):

| ор     | rs    | rt    | (rd) (shamt)        |       | address/<br>function |  |  |
|--------|-------|-------|---------------------|-------|----------------------|--|--|
| 100011 | 01001 | 01000 | 0000 0100 1011 0000 |       |                      |  |  |
| 000000 | 10010 | 01000 | 01000               | 00000 | 100000               |  |  |
| 101011 | 01001 | 01000 | 0000 0100 1011 0000 |       |                      |  |  |

# MIPS Machine Language

### **MIPS** machine language

| Name       | Format | Example |        |        |                |         |        | Comments                               |
|------------|--------|---------|--------|--------|----------------|---------|--------|----------------------------------------|
| add        | R      | 0       | 18     | 19     | 17             | 17 0 32 |        | add \$s1,\$s2,\$s3                     |
| sub        | R      | 0       | 18     | 19     | 17             | 17 0 34 |        | <b>sub</b> \$s1,\$s2,\$s3              |
| addi       | I      | 8       | 18     | 17     | 100            |         |        | addi \$s1,\$s2,100                     |
| lw         | I      | 35      | 18     | 17     |                | 100     |        | lw \$s1,100(\$s2)                      |
| SW         | I      | 43      | 18     | 17     |                | 100     |        | <b>sw</b> \$s1,100(\$s2)               |
| Field size |        | 6 bits  | 5 bits | 5 bits | 5 bits         | 5 bits  | 6 bits | All MIPS instructions are 32 bits long |
| R-format   | R      | ор      | rs     | rt     | rd shamt funct |         | funct  | Arithmetic instruction format          |
| I-format   |        | ор      | rs     | rt     | address        |         |        | Data transfer format                   |

## Pseudo Instruction

Note:

```
op code:
```

- Iw (35): 1 0 0 0 1 1
   sw (43): 1 0 1 0 1 1 → to simplify the HW design
- Reg \$0 is always 0.
- Usage: Assembly language: move \$8, \$18 # \$8=\$18

Assembler (system software)

Machine language: add \$8, \$0, \$18 # \$8 = \$18 + 0

→ "move" is a "pseudo instruction" which simplifies our programming in writing Assembly language, not implemented in the HW design.

# Summary of MIPS Inst. Set & Format

#### **MIPS operands**

| Name                         | Example                                                                                | Comments                                                                                                                                                                                      |
|------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32 registers                 | \$s0-\$s7, \$t0-\$t9, \$zero,<br>\$a0-\$a3, \$v0-\$v1, \$gp, \$fp,<br>\$sp, \$ra, \$at | Fast locations for data. In MIPS, data must be in registers to perform arithmetic, register \$zero always equals 0, and register \$at is reserved by the assembler to handle large constants. |
| 2 <sup>30</sup> memory words | Memory[0], Memory[4], ,<br>Memory[4294967292]                                          | Accessed only by data transfer instructions. MIPS uses byte addresses, so sequential word addresses differ by 4. Memory holds data structures, arrays, and spilled registers.                 |

#### **MIPS** assembly language

| Category   | Instruction   | Example            | Meaning                  | Comments                     |
|------------|---------------|--------------------|--------------------------|------------------------------|
|            | add           | add \$s1,\$s2,\$s3 | \$s1 = \$s2 + \$s3       | Three register operands      |
| Arithmetic | subtract      | sub \$s1,\$s2,\$s3 | \$s1 = \$s2 - \$s3       | Three register operands      |
|            | add immediate | addi \$s1,\$s2,20  | \$s1 = \$s2 + <b>20</b>  | Used to add constants        |
| Data       | load word     | lw \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20] | Word from memory to register |
| transfer   | store word    | sw \$s1,20(\$s2)   | Memory[\$s2 + 20] = \$s1 | Word from register to memory |

#### **MIPS** machine language

| Name       | Format | Example |        |        |                |         |        | Comments                               |
|------------|--------|---------|--------|--------|----------------|---------|--------|----------------------------------------|
| add        | R      | 0       | 18     | 19     | 17             | 0       | 32     | add \$s1,\$s2,\$s3                     |
| sub        | R      | 0       | 18     | 19     | 17             | 17 0 34 |        | <b>sub</b> \$s1,\$s2,\$s3              |
| addi       | I      | 8       | 18     | 17     |                | 100     |        | addi \$s1,\$s2,100                     |
| lw         | I      | 35      | 18     | 17     |                | 100     |        | lw \$s1,100(\$s2)                      |
| SW         | I      | 43      | 18     | 17     |                | 100     |        | <b>sw</b> \$s1,100(\$s2)               |
| Field size |        | 6 bits  | 5 bits | 5 bits | 5 bits         | 5 bits  | 6 bits | All MIPS instructions are 32 bits long |
| R-format   | R      | ор      | rs     | rt     | rd shamt funct |         | funct  | Arithmetic instruction format          |
| I-format   | I      | ор      | rs     | rt     | address        |         |        | Data transfer format                   |

# 4

## Outline

- 2.1 Introduction
- 2.2 Operations of the computer hardware
- 2.3 Operands of the computer hardware
- 2.4 Signed and Unsigned Numbers
- 2.5 Representing Instructions in the Computer
- 2.6 Logical Operations
- 2.7 Instructions for Making Decisions
- 2.8 Supporting Procedures in Computer Hardware
- 2.9 Communicating with People
- 2.10 MIPS Addressing for 32-bit Immediates and Addresses
- 2.11 Translating and Starting a Program



# Logical Operations

| Operation   | С  | Java | MIPS      |
|-------------|----|------|-----------|
| Shift left  | << | <<   | s11       |
| Shift right | >> | >>>  | srl       |
| Bitwise AND | &  | &    | and, andi |
| Bitwise OR  |    | l    | or, ori   |
| Bitwise NOT | ~  | ~    | nor       |

Example:

0000 0000 0000 0000 0000 0000 1001<sub>2</sub> =  $9_{10}$ Shift left by 4  $\rightarrow$  0000 0000 0000 0000 0000 0000 1001 0000<sub>2</sub> =  $144_{10}$ 

sll (shift left logical) (c.f. Shift right logical, srl)

| op     | rs     | rt    | rd    | shamt | funct  |
|--------|--------|-------|-------|-------|--------|
| 0      | unused | 16    | 10    | 4     | 0      |
| 000000 | 00000  | 10000 | 01010 | 00100 | 000000 |

# -

# Logical Operations

Example: (\$t2 as mask)

```
assume $t2 = 0000\ 0000\ 0000\ 0000\ 1000\ 1111\ 0000\ 0000_2

$t1 = 0000\ 0000\ 0000\ 0001\ 1100\ 0000\ 0000_2
```

(1) AND operation (set to 0 OR mask of 1)

| 0 9 | 10 | 8 | 0 | 36 |
|-----|----|---|---|----|
|-----|----|---|---|----|

- $\rightarrow$  \$t0 = 0000 0000 0000 0000 0000 1100 0000 0000<sub>2</sub>
- (2) OR operation (set to 1)

| ſ | 0 | 9 | 10 | 8 | 0 | 37 |
|---|---|---|----|---|---|----|
|   |   |   |    |   |   |    |

 $\rightarrow$  \$t0 = 0000 0000 0000 0000 1011 1111 0000 0000<sub>2</sub>

# 4

# Logical Operations

### Example:

```
assume $t2 = 0000\ 0000\ 0000\ 0000\ 0000\ 1101\ 0000\ 0000_2

$t1 = 0000\ 0000\ 0000\ 0000\ 0011\ 1100\ 0000\ 0000_2
```

(3) NOR operation (R-type)

### Example:

nor 
$$$t0$$
,  $$t1$ ,  $$t2$  #  $$t0$  =  $\sim$  ( $$t1$  |  $$t2$ )

 $\rightarrow$  \$t0 = 1111 1111 1111 1111 1100 0011 1111 1111<sub>2</sub>

| 0 9 10 8 0 39 |
|---------------|
|---------------|

(4) Pseudo Inst.: Perform **NOT operation using NOR Instruction** 

A NOR 
$$0 = NOT (A OR 0) = NOT (A)$$
  
nor \$t0, \$t1, \$0 # \$t0 =  $\sim$  (\$t1 | 0)

## **MIPS Instructions**

#### **MIPS operands**

| Name                            | Example                                                                                | Comments                                                                                                                                                                                      |
|---------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 32 registers                    | \$s0-\$s7, \$t0-\$t9, \$zero,<br>\$a0-\$a3, \$v0-\$v1, \$gp, \$fp,<br>\$sp, \$ra, \$at | Fast locations for data. In MIPS, data must be in registers to perform arithmetic, register \$zero always equals 0, and register \$at is reserved by the assembler to handle large constants. |
| 2 <sup>30</sup> memory<br>words | Memory[0], Memory[4], ,<br>Memory[4294967292]                                          | Accessed only by data transfer instructions. MIPS uses byte addresses, so sequential word addresses differ by 4. Memory holds data structures, arrays, and spilled registers.                 |

#### **MIPS** assembly language

| Category   | Instruction         | Example            | Meaning                       | Comments                            |
|------------|---------------------|--------------------|-------------------------------|-------------------------------------|
|            | add                 | add \$s1,\$s2,\$s3 | \$s1 = \$s2 + \$s3            | Three register operands             |
| Arithmetic | subtract            | sub \$s1,\$s2,\$s3 | \$s1 = \$s2 - \$s3            | Three register operands             |
|            | add immediate       | addi \$s1,\$s2,20  | \$s1 = \$s2 + 20              | Used to add constants               |
|            | and                 | and \$s1,\$s2,\$s3 | \$s1 = \$s2 <b>&amp;</b> \$s3 | Three reg. operands; bit-by-bit AND |
|            | or                  | or \$s1,\$s2,\$s3  | \$s1 = \$s2   \$s3            | Three reg. operands; bit-by-bit OR  |
| _          | nor                 | nor \$s1,\$s2,\$s3 | \$s1 = ~ (\$s2   \$s3)        | Three reg. operands; bit-by-bit NOR |
| Logical    | and immediate       | andi \$s1,\$s2,20  | \$s1 = \$s2 & <b>20</b>       | Bit-by-bit AND reg with constant    |
|            | or immediate        | ori \$s1,\$s2,20   | \$s1 = \$s2   <b>20</b>       | Bit-by-bit OR reg with constant     |
|            | shift left logical  | sll \$s1,\$s2,10   | \$s1 = \$s2 << <b>10</b>      | Shift left by constant              |
|            | shift right logical | srl \$s1,\$s2,10   | \$s1 = \$s2 >> <b>10</b>      | Shift right by constant             |
| Data       | load word           | lw \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]      | Word from memory to register        |
| transfer   | store word          | sw \$s1,20(\$s2)   | Memory[\$s2 + 20] = \$s1      | Word from register to memory        |

# 4

# Outline

- 2.1 Introduction
- 2.2 Operations of the computer hardware
- 2.3 Operands of the computer hardware
- 2.4 Representing Instructions in the Computer
- 2.5 Logical Operations
- 2.6 Instructions for Making Decisions
- 2.7 Supporting Procedures in Computer Hardware
- 2.8 Communicating with People
- 2.9 MIPS Addressing for 32-bit Immediates and Addresses
- 2.10 Translating and Starting a Program



# Instructions for Making Decisions

(a) beq reg1 reg2 L1

# if (reg1 value) == (reg2 value)
then goto statement labled L1

### Example:

beq \$s1, \$s2, L1 # if (\$s1==\$s2) goto location (PC+4)+ $\underline{100}$ 



Branch by 25 **Instructions** 

→ New location of Instruction in memory:
Next Program Counter (PC+4) + 25 x 4 (=100)



# Instructions for Making Decisions

• (b) bne reg1 reg2 L1

bne = "branch not equal"

```
# if (reg1 value) != (reg2 value)
then goto statement labled L1
```

Example:

bne \$s1, \$s2, 100 # if (\$16!=\$17) goto location (PC+4)+100

| 5 16 17 | <u>25</u> |
|---------|-----------|
|---------|-----------|

The two instructions are traditionally called conditional branches.



# Instructions for Making Decisions

Example:

```
In C language:
```

```
If ( i == j ) goto L1

f = g + h;

L1: f = f - i;
```



In MIPS: assume i=\$s1, j =\$s2, f=\$s3, g=\$s4, h=\$s5



```
100 beq $s1, $s2, L1  # if (i==j) goto L1
104 add $s3, $s4, $s5  # f=g+h (skipped if i==j)
L1 sub $s3, $s3, $s1  # f=f-i (always executed)
```

L1 = address of the subtract instruction (<math>L1 = 108)



(c) jump (unconditional branch) : j L1

| 6bit | 26bit |
|------|-------|
| 2    | L1    |

Example:

In C language:



In MIPS: assume i=\$3, j=\$\$4, f=\$\$0, g=\$\$1, h=\$\$2

```
100 bne $s3, $s4, Else # if (i!=j) goto Else (+2)
104 add $s0, $s1, $s2 # f=g+h
108 J Exit # jump Exit
Else: sub $s0, $s1, $s2 # f=g-h, (Else=112)
Exit: # (Exit = 116)
```

# 4

# Instructions for Making Decisions

## ■ LOOPS: In C language:

```
while ( A[i] == k )
i+=1; # counting continuous k value in A[]
```

```
In MIPS: assume i=\$s3, k=\$s5, and the base register of the array A is in $s6
```

```
$t1, $s3, 2
                                             # temp $t1 = 4* i
             Loop:
                             $t1, $t1, $s6
                                             # $t1 = address of A[i]
                    ▶ add
                                             # temp t0 = A[i]
                             $t0, 0($t1)
                     lw
(Program
                             $t0, $s5, Exit
                                             # if (A[i]!=k), go to Exit
Counter)
                     bne
                              $s3, $s3, 1
                                             \# i = i+1
                     add
                     j Loop
                                             # go to Loop
```



## Instructions for Making Decisions (machine code)

- Addressing in branches and jumps
  - J-type: consists of 6 bits for the operation field and the rest of the bits for the address.

|     | ор           |       | address              |       |
|-----|--------------|-------|----------------------|-------|
| _   | 6 bits       | 10000 | 26 bits              | 10000 |
| EXa | ample: j<br> | 10000 | # go to the location | 10000 |

 Unlike the jump instruction, the conditional branch instruction must specify 2 operands in addition to the branch address.

```
bne $s0, $s1, Exit # if ($s0!=$s1) go to Exit (+/- 100)
```

| 5 | 16 | 17 | Exit (+/- 25 instructions) |
|---|----|----|----------------------------|
|---|----|----|----------------------------|

Program Counter (PC) = (PC + 4, next inst) + branch address x4

# Instructions for Making Decisions: Slt

- Basic block: A sequence of instructions without branches (except possibly at the end) and without branch targets or branch labels (except possibly at the beginning).
- slt reg3, reg1, reg2
  slt : set ON less than (R-type)
  - → Compare two registers and set if (reg1 < reg2) reg3=1; Otherwise, reg3=0;</p>
  - Example:

```
slt $s1, $s2, $s3 #if ($s2<$s3) set $s1=1, else $s1=0.
```

| 0 1 | 8 19 | 17 | 0 | 42 |
|-----|------|----|---|----|
|-----|------|----|---|----|

- "Set on less than" immediate (slti) I-type (page P.B-58)
  - Example: slti \$t0, \$s2, 10
    # if (\$s2 < 10), \$t0 =1; Otherwise, \$t0 =0.</p>

# Set ON Less Than (slt)

- Signed integer (+/-): Normal numbers (usually)
- Unsigned integer (+): Memory addressing
  - → slt (slti): set ON less than, signed integer (immediate)
    sltu (sltiu): set ON less than, unsigned integer (immediate)
- Example

```
$s1 = 1111 \ 1111 \ ... \ 1111_2 (= -1 \text{ for signed or } (2^{32}-1) \text{ for unsigned})

$s2 = 0000 \ 0000 \ ... \ 0001_2 (= +1 \text{ for signed and for unsigned})
```

```
slt $t0, $s1, $s2 # signed comparison → $t0 = 1
sltu $t0, $s1, $s2 # unsigned comparison → $t0=0
```

| Inst  | Example             | Meaning (unsigned comparison)     |
|-------|---------------------|-----------------------------------|
| sltu  | sltu \$s1,\$s2,\$s3 | If(\$s2<\$s3),\$s1=1; else \$s1=0 |
| sltiu | sltiu \$s1,\$s2,100 | If(\$s2<100),\$s1=1; else \$s1=0  |

# **Summary of MIPS Instructions**

#### **MIPS operands**

| Name                            | Example                                                                                | Comments                                                                                                                                                                                      |  |  |  |
|---------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 32 registers                    | \$s0-\$s7, \$t0-\$t9, \$zero,<br>\$a0-\$a3, \$v0-\$v1, \$gp, \$fp,<br>\$sp, \$ra, \$at | Fast locations for data. In MIPS, data must be in registers to perform arithmetic, register \$zero always equals 0, and register \$at is reserved by the assembler to handle large constants. |  |  |  |
| 2 <sup>30</sup> memory<br>words | Memory[0], Memory[4], ,<br>Memory[4294967292]                                          | Accessed only by data transfer instructions. MIPS uses byte addresses, so sequential word addresses differ by 4. Memory holds data structures, arrays, and spilled registers.                 |  |  |  |

| MIPS assembly language |                         |                    |                                             |                                     |  |  |  |  |  |
|------------------------|-------------------------|--------------------|---------------------------------------------|-------------------------------------|--|--|--|--|--|
| Category               | Instruction             | Example            | Meaning                                     | Comments                            |  |  |  |  |  |
| Arithmetic             | add                     | add \$s1,\$s2,\$s3 | \$s1 = \$s2 + \$s3                          | Three register operands             |  |  |  |  |  |
|                        | subtract                | sub \$s1,\$s2,\$s3 | \$s1 = \$s2 - \$s3                          | Three register operands             |  |  |  |  |  |
|                        | add immediate           | addi \$s1,\$s2,20  | \$s1 = \$s2 + <b>20</b>                     | Used to add constants               |  |  |  |  |  |
| Data<br>transfer       | load word               | lw \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Word from memory to register        |  |  |  |  |  |
|                        | store word              | sw \$s1,20(\$s2)   | Memory[\$s2 + 20] = \$s1                    | Word from register to memory        |  |  |  |  |  |
| Logical                | and                     | and \$s1,\$s2,\$s3 | \$s1 = \$s2 & \$s3                          | Three reg. operands; bit-by-bit AND |  |  |  |  |  |
|                        | or                      | or \$s1,\$s2,\$s3  | \$s1 = \$s2   \$s3                          | Three reg. operands; bit-by-bit OR  |  |  |  |  |  |
|                        | nor                     | nor \$s1,\$s2,\$s3 | \$s1 = ~ (\$s2   \$s3)                      | Three reg. operands; bit-by-bit NOR |  |  |  |  |  |
|                        | and immediate           | andi \$s1,\$s2,20  | \$s1 = \$s2 & 20                            | Bit-by-bit AND reg with constant    |  |  |  |  |  |
|                        | or immediate            | ori \$s1,\$s2,20   | \$s1 = \$s2   <b>20</b>                     | Bit-by-bit OR reg with constant     |  |  |  |  |  |
|                        | shift left logical      | sll \$s1,\$s2,10   | \$s1 = \$s2 << <b>10</b>                    | Shift left by constant              |  |  |  |  |  |
|                        | Shift right logical     | Srī \$51,\$52,10   | \$51 = \$52 >> 10                           | Shift right by constant             |  |  |  |  |  |
| Conditional<br>branch  | branch on equal         | beq \$s1,\$s2,25   | if (\$s1 == \$s2) go to<br>PC + 4 + 100     | Equal test; PC-relative branch      |  |  |  |  |  |
|                        | branch on not equal     | bne \$s1,\$s2,25   | if (\$s1!= \$s2) go to<br>PC + 4 + 100      | Not equal test; PC-relative         |  |  |  |  |  |
|                        | set on less than        | slt \$s1,\$s2,\$s3 | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than; for beq, bne     |  |  |  |  |  |
|                        | set less than immediate | slti \$s1,\$s2,20  | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant          |  |  |  |  |  |
|                        | jump                    | j 2500             | go to 10000                                 | lump to target address              |  |  |  |  |  |
| Unconditional<br>jump  | jump register           | jr \$ra            | go to \$ra                                  | For switch, procedure return        |  |  |  |  |  |
|                        | jump and link           | jal 2500           | \$ra = PC + 4; go to 10000                  | For procedure call                  |  |  |  |  |  |



# MIPS machine language

#### **MIPS** machine language

| Name       | Format |        | Example       |        |        |        |                              | Comments                      |
|------------|--------|--------|---------------|--------|--------|--------|------------------------------|-------------------------------|
| add        | R      | 0      | 18            | 19     | 17     | 0      | 32                           | add \$s1,\$s2,\$s3            |
| sub        | R      | 0      | 18            | 19     | 17     | 0      | 34                           | sub \$s1,\$s2,\$s3            |
| lw         | ı      | 35     | 18            | 17     | 100    |        |                              | lw \$s1,100(\$s2)             |
| sw         | ı      | 43     | 18            | 17     | 100    |        |                              | sw \$s1,100(\$s2)             |
| and        | R      | 0      | 18            | 19     | 17     | 0      | 36                           | and \$s1,\$s2,\$s3            |
| or         | R      | 0      | 18            | 19     | 17     | 0      | 37                           | or \$s1,\$s2,\$s3             |
| nor        | R      | 0      | 18            | 19     | 17     | 0      | 39                           | nor \$s1,\$s2,\$s3            |
| andi       | ı      | 12     | 18            | 17     | 100    |        |                              | andi \$s1,\$s2,100            |
| ori        | ı      | 13     | 18            | 17     | 100    |        |                              | ori \$s1,\$s2,100             |
| s11        | R      | 0      | 0             | 18     | 17     | 10     | 0                            | sll \$s1,\$s2,10              |
| srl        | R      | 0      | 0             | 18     | 17     | 10     | 2                            | srl \$s1,\$s2,10              |
| beq        | 1      | 4      | 17            | 18     |        | 25     | )                            | beq \$s1,\$s2 100             |
| bne        | I      | 5      | 17            | 18     | 25     |        |                              | bne \$s1,\$s2,100             |
| slt        | R      | 0      | 18            | 19     | 17     | 0      | 42                           | slt \$s1,\$s2,\$s3            |
| j          | J      | 2      | 2500          |        |        |        |                              | j 10000 (see Section 2.9)     |
| Field size |        | 6 bits | 5 bits        | 5 bits | 5 bits | 5 bits | 6 bits                       | All MIPS instructions 32 bits |
| R-format   | R      | ор     | rs            | rt     | rd     | shamt  | funct                        | Arithmetic instruction format |
| I-format   | ı      | ор     | rs rt address |        |        |        | Data transfer, branch format |                               |